# BEYOND LANGUAGE EQUIVALENCE ON VISIBLY PUSHDOWN AUTOMATA\*

Submitted

Published

Apr. 17, 2008

Jan. 26, 2009

# JIŘÍ SRBA

Department of Computer Science, Aalborg University, Selma Lagerlöfs Vej 300, 9220 Aalborg East, Denmark

e-mail address: srba@cs.aau.dk

ABSTRACT. We study (bi)simulation-like preorder/equivalence checking on visibly push-down automata, visibly BPA (Basic Process Algebra) and visibly one-counter automata. We describe generic methods for proving complexity upper and lower bounds for a number of studied preorders and equivalences like simulation, completed simulation, ready simulation, 2-nested simulation preorders/equivalences and bisimulation equivalence. Our main results are that all the mentioned equivalences and preorders are EXPTIME-complete on visibly pushdown automata, PSPACE-complete on visibly one-counter automata and P-complete on visibly BPA. Our PSPACE lower bound for visibly one-counter automata improves also the previously known DP-hardness results for ordinary one-counter automata and one-counter nets. Finally, we study regularity checking problems for visibly pushdown automata and show that they can be decided in polynomial time.

## 1. Introduction

Visibly pushdown languages were introduced by Alur and Madhusudan in [AM04] as a subclass of context-free languages suitable for formal program analysis, yet tractable and with nice closure properties like the class of regular languages. Visibly pushdown languages are recognized by visibly pushdown automata whose stack behaviour is determined by the input symbol. If the symbol belongs to the category of call actions then the automaton must push, if it belongs to return actions then the automaton must pop, otherwise (for the internal actions) it may not change the stack height. In [AM04] it is shown that the class of visibly pushdown languages is closed under intersection, union, complementation, renaming, concatenation and Kleene star. A number of decision problems like universality, language equivalence and language inclusion, which are undecidable for context-free languages, become EXPTIME-complete for visibly pushdown languages.

Recently, visibly pushdown languages have been intensively studied and applied to e.g. program analysis [AEM04], XML processing [Pit05] and the language theory of this class has been further investigated in [AKMV05, BLS06]. Researches also studied visibly pushdown

The author is supported in part by Institute for Theoretical Computer Science, project No. 1M0545.



<sup>1998</sup> ACM Subject Classification: F.4.3.

Key words and phrases: visibly pushdown automata, bisimilarity checking, regularity, mu-calculus.

<sup>\*</sup> This is a full and extended version of a paper published at CSL'06.

games [LMS04]. Some recent results show, for example, the application of a variant of visibly pushdown automata for proving decidability of contextual equivalence (and other problems) for the third-order fragment of Idealized Algol [MW05]. Several strict extensions of visibly pushdown automata, which still preserve some of their pleasing language properties, have been introduced in [Cau06, FP01, NS07]. Note that the extension introduced in [FP01] does not use the terminology of visibly pushdown automata, while it still employs similar ideas.

In this article we study visibly pushdown automata from a different perspective. Rather than as language acceptors, we consider visibly pushdown automata as devices that generate infinite state labelled graphs and we study the questions of decidability of behavioral equivalences and preorders on this class. Such questions were previously intensively studied on different classes of infinite state systems, motivated by the equivalence checking approach where a given implementation and specification of a system are compared with respect to a suitable notion of behavioural equivalence or preorder. For example, in the class of transition systems generated by ordinary pushdown automata, strong bisimilarity is known to be decidable [Sén98] (see also [Sén01, Sén02, Sti01]), but no reasonable complexity upper bound is presently known and e.g. the simulation preorder/equivalence on the same class is already undecidable [GH94]. Our main motivation was to investigate whether the picture changes if we restrict the studied class of systems to visibly pushdown automata, which are still interesting from the modelling point of view but might provide more satisfactory decidability/complexity results. Indeed, our findings confirm the decidability and more reasonable complexity bounds for a number of verification problems on visibly pushdown automata and their natural subclasses.

We prove EXPTIME-containment of equivalence checking on visibly pushdown automata (vPDA) for practically all preorders and equivalences between simulation preorder and bisimulation equivalence that have been studied in the literature (our focus includes simulation, completed simulation, ready simulation, 2-nested simulation and bisimulation). We then study two natural (and incomparable) subclasses of visibly pushdown automata: visibly basic process algebra (vBPA) and visibly one-counter automata (v1CA). In case of v1CA we demonstrate PSPACE-containment of the preorder/equivalence checking problems and in case of vBPA even P-containment. For vBPA we provide also a direct reduction of the studied problems to equivalence checking on finite state systems, hence the fast algorithms already developed for systems with finitely many reachable states can be directly reused. All the mentioned upper bounds are matched by the corresponding lower bounds. The PSPACE-hardness proof for v1CA moreover improves the currently known DP lower bounds [JKMS04] for equivalence checking problems on ordinary one-counter automata and one-counter nets and some other problems (see Remark 3.8). Finally, we consider the regularity checking problem for visibly pushdown automata and show its P-completeness for vPDA and vBPA, and NL-completeness for v1CA w.r.t. all equivalences between trace equivalence and bisimilarity.

Related work. The main reason why many problems for visibly pushdown languages become tractable is, as observed in [AM04], that a pair of visibly pushdown automata can be synchronized in a similar fashion as finite state automata. We use this idea to construct, for a given pair of vPDA processes, a single pushdown automaton where we in a particular way encode the behaviour of both input processes so that they can alternate in performing their moves. This is done in such a way that the question of equality of the input processes w.r.t. a given equivalence/preorder can be tested by asking about the validity of

particular modal  $\mu$ -calculus formulae on the single pushdown process. A similar result of reducing weak simulation between a pushdown process and a finite state process (and vice versa) to the model checking problem appeared in [KM02a]. We generalize these ideas to cover equivalences/preorders between two visibly pushdown processes and provide a generic proof for all the equivalence checking problems. The technical details of our construction are different from [KM02a] and, in particular, our construction works immediately also for vBPA (as the necessary bookkeeping is stored in the stack alphabet). As a result we thus show how to handle essentially any so far studied equivalence/preorder between simulation and bisimulation in a uniform way for vPDA, vBPA as well as for v1CA.

Regularity problems for deterministic pushdown automata were studied in [Ste67] and [Val75] where a double-exponential algorithm for deciding regularity w.r.t. language equivalence is given. This decidability result holds also for our class of visibly pushdown automata (because it is determinizable) but in our particular case we improve the result in two ways: (i) we provide a general algorithm for regularity checking w.r.t any equivalence between trace equivalence and bisimilarity, and (ii) our algorithm is running in polynomial time (and does not require determinization, which is an expensive operation).

In [BLS06] the authors consider language regularity problems for visibly pushdown automata. In particular, they study the question whether a visibly pushdown automaton is language equivalent to a visibly counter automaton with a given threshold. In our work we study the regularity problems in the context of the standard definitions from the concurrency theory, i.e., whether for a given vPDA process there is a behaviorally equivalent finite state system, and we consider a wide range of behavioural equivalences, not only the language equivalence.

The plan of the article is as follows. We introduce the class of visibly pushdown automata, a range of behavioral equivalences, and equivalence checking problems in Section 2. The decidability and complexity of equivalence checking of visibly pushdown automata and their subclasses is studied in Section 3. Regularity checking problems for the considered classes are introduced and proved decidable in polynomial time in Section 4. A summary of the results and a further discussion is presented in Section 5.

# 2. Definitions

A labelled transition system (LTS) is a triple  $(S, Act, \longrightarrow)$  where S is the set of states (or processes), Act is the set of labels (or actions), and  $\longrightarrow \subseteq S \times Act \times S$  is the transition relation; for each  $a \in Act$ , we view  $\stackrel{a}{\longrightarrow}$  as a binary relation on S where  $s \stackrel{a}{\longrightarrow} s'$  iff  $(s, a, s') \in \longrightarrow$ . The notation can be naturally extended to  $s \stackrel{w}{\longrightarrow} s'$  for finite sequences of actions  $w \in Act^*$ . For a process  $s \in S$  we define the set of its initial actions by  $I(s) \stackrel{\text{def}}{=} \{a \in Act \mid \exists s' \in S. \ s \stackrel{a}{\longrightarrow} s'\}.$ 

We shall now define the studied equivalences/preorders which are between simulation and bisimilarity. A complete picture of Glabbeek's linear/branching time hierarchy (spectrum) of behavioral equivalences is available in [vG90a, vG90b]. Given  $(S, Act, \longrightarrow)$ , a binary relation  $R \subseteq S \times S$  is a

- simulation iff for each  $(s,t) \in R$ ,  $a \in Act$ , and s' such that  $s \xrightarrow{a} s'$  there is t' such that  $t \xrightarrow{a} t'$  and  $(s',t') \in R$ ,
- completed simulation iff R is a simulation and moreover for each  $(s,t) \in R$  it holds that  $I(s) = \emptyset$  if and only if  $I(t) = \emptyset$ ,



Figure 1: Hierarchy of simulation-like preorders/equivalences

- ready simulation iff R is a simulation and moreover for each  $(s,t) \in R$  it holds that I(s) = I(t),
- 2-nested simulation iff R is a simulation and there is some simulation relation R' such that  $R^{-1} \subseteq R'$ , and
- bisimulation iff R is a simulation and moreover  $R^{-1} = R$ .

We write  $s \sqsubseteq_s t$  if there is a simulation R such that  $(s,t) \in R$ ,  $s \sqsubseteq_{cs} t$  if there is a completed simulation R such that  $(s,t) \in R$ ,  $s \sqsubseteq_{rs} t$  if there is a ready simulation R such that  $(s,t) \in R$ ,  $s \sqsubseteq_{2s} t$  if there is a 2-nested simulation R such that  $(s,t) \in R$ ,  $s \sim t$  if there is a bisimulation R such that  $(s,t) \in R$ . The relations are called the corresponding preorders (except for bisimilarity, which is already an equivalence). For a preorder  $\sqsubseteq \in \{\sqsubseteq_s, \sqsubseteq_{cs}, \sqsubseteq_{rs}, \sqsubseteq_{2s}\}$  we define the corresponding equivalence by s = t iff  $s \sqsubseteq t$  and  $t \sqsubseteq s$ . We remind the reader of the fact that  $\sim \subseteq \sqsubseteq_{2s} \subseteq \sqsubseteq_{rs} \subseteq \sqsubseteq_{cs} \subseteq \sqsubseteq_{s}$  and  $\sim \subseteq =_{2s} \subseteq =_{rs} \subseteq =_{cs} \subseteq =_{s}$  and all inclusions are strict. The hierarchy is depicted in Figure 1.

We shall use a standard game-theoretic characterization of (bi)similarity [Tho93, Sti95]. A bisimulation game on a pair of processes  $(s_1, t_1)$  is a two-player game between Attacker and Defender. The game is played in rounds on pairs of states from  $S \times S$ . In each round the players change the current pair of states (s, t) (initially  $s = s_1$  and  $t = t_1$ ) according to the following rule:

- (1) Attacker chooses either s or t,  $a \in Act$  and performs a move  $s \xrightarrow{a} s'$  or  $t \xrightarrow{a} t'$ .
- (2) Defender responds by choosing the opposite process (either t or s) and performs a move  $t \xrightarrow{a} t'$  or  $s \xrightarrow{a} s'$  under the same action a.
- (3) The pair (s', t') becomes the (new) current pair of states.

A play (of the bisimulation game) is a sequence of pairs of processes formed by the players according to the rules mentioned above. A play is finite iff one of the players gets stuck (cannot make a move); the player who got stuck lost the play and the other player is the winner. If the play is infinite then Defender is the winner.

We use the following standard fact.

**Proposition 2.1.** It holds that  $s \sim t$  iff Defender has a winning strategy in the bisimulation game starting with the pair (s,t), and  $s \not\sim t$  iff Attacker has a winning strategy in the corresponding game.

The rules of the bisimulation game can be easily modified in order to capture the other equivalences/preorders.

- In the *simulation preorder game*, Attacker is restricted to attack only from the (left-hand side) process s. In the *simulation equivalence game*, Attacker can first choose a side (either s or t) but after that he is not allowed to change the side any more.
- Completed/ready simulation game has the same rules as the simulation game but Defender is moreover losing in any configuration which breaks the extra condition imposed by the definition (i.e. s and t should have the same set of initial actions in case of ready simulation, and their sets of initial actions should be both empty at the same time in case of completed simulation).
- In the 2-nested simulation preorder game, Attacker starts playing from the left-hand side process s and at most once during the play he is allowed to switch sides (the soundness follows from the characterization provided in [AFI01]). In the 2-nested simulation equivalence game, Attacker can initially choose any side but he is still restricted that he can change sides at most once during the play.

We shall now define the model of pushdown automata. Let Act be a finite set of actions, let  $\Gamma$  be a finite set of stack symbols and let Q be a finite set of control states. We assume that the sets Act,  $\Gamma$  and Q are pairwise disjoint. A pushdown automaton (PDA) over the set of actions Act, stack alphabet  $\Gamma$  and control states Q is a finite set  $\Delta$  of rules of the form  $pX \stackrel{a}{\longrightarrow} q\alpha$  where  $p, q \in Q$ ,  $a \in Act$ ,  $X \in \Gamma$  and  $\alpha \in \Gamma^*$ .

A PDA  $\Delta$  determines a labelled transition system  $T(\Delta) = (S, Act, \longrightarrow)$  where the states are configurations of the form state×stack (i.e.  $S = Q \times \Gamma^*$  and configurations like  $(p, \alpha)$  are usually written as  $p\alpha$  where the top of the stack  $\alpha$  is by agreement on the left) and the transition relation is determined by the following prefix rewriting rule.

$$\frac{(pX \stackrel{a}{\longrightarrow} q\alpha) \in \Delta, \quad \gamma \in \Gamma^*}{pX\gamma \stackrel{a}{\longrightarrow} q\alpha\gamma}$$

In what follows we shall often call the configurations pX as (pushdown) processes and omit the reference to the corresponding pushdown automaton and its underlying labelled transition system whenever it is clear from the context.

A pushdown automaton is called single-state if the set of its control states is a singleton set (|Q| = 1). In this case we usually omit the control state from the rules and configurations and we call such automata as BPA for  $Basic\ Process\ Algebra$ , which is another standard terminology.

A pushdown automaton is called 1CA for one-counter automaton if the stack alphabet consists of two symbols only,  $\Gamma = \{I, Z\}$ , and every rule is of the form  $pI \stackrel{a}{\longrightarrow} q\alpha$  or  $pZ \stackrel{a}{\longrightarrow} q\alpha Z$ , where  $\alpha \in \{I\}^*$ . This means that every configuration reachable from pZ is of the form  $pI^nZ$  where  $I^n$  stands for a sequence of n symbols I and Z corresponds to the bottom of the stack (the value zero). We shall simply denote such a configuration by p(n) and say that it represents the counter value n.

Assume that  $Act = Act_c \cup Act_r \cup Act_i$  is partitioned into a disjoint union of finite sets of call, return and internal actions, respectively. A visibly pushdown automaton (vPDA)

is a PDA which satisfies additional three requirements for any rule  $pX \xrightarrow{a} q\alpha$  (where  $|\alpha|$  stands for the length of  $\alpha$ ):

- if  $a \in Act_c$  then  $|\alpha| = 2$  (call),
- if  $a \in Act_r$  then  $|\alpha| = 0$  (return), and
- if  $a \in Act_i$  then  $|\alpha| = 1$  (internal).

Hence in vPDA the type of the input action determines the change in the height of the stack (call by +1, return by -1, internal by 0).

Visibly basic process algebra (vBPA) and visibly one-counter automata (v1CA) are defined analogously.

Remark 2.2. For internal actions we allow to modify also the top of the stack. This model (for vPDA) can be easily seen to be equivalent to the standard one (as introduced in [AM04]) where the top of the stack does not change under internal actions. However, when we consider the subclass vBPA, the possibility of changing the top of the stack under internal actions increases the descriptive power of the formalism. Unlike in [AM04], we do not allow to perform return actions on the empty stack. This mild restriction is essential for our results on regularity checking in Section 4 but the results about equivalence checking in Section 3 are valid even without this restriction.

**Example 2.3.** Consider the vPDA rules  $pX \xrightarrow{a} pXY$ ,  $pX \xrightarrow{b} p\epsilon$ ,  $pY \xrightarrow{c} p\epsilon$  where  $a \in Act_c$  and  $b, c \in Act_r$ . The transition system generated by the root pX looks as follows.



The vPDA process pX (which is in fact also a vBPA process) generates an infinite state transition system, which is not trace equivalent (and hence also not bisimilar) to any finite state system. Hence the class of visibly pushdown processes and visibly BPA processes strictly contains all finite state processes.

The question we are interested in is: given a vPDA and two of its initial processes pX and qY, can we algorithmically decide whether pX and qY are related with respect to a given preorder/equivalence and if yes, what is the complexity? Similar questions can be asked for vBPA and v1CA.

Remark 2.4. Note that the problem of equivalence checking of two processes belonging to different visibly pushdown automata (under the same partitioning of actions) is also covered by the definition of the problem above. We can always consider only a single vPDA by making a disjoint union of the respective pushdown automata.

# 3. Decidability of Preorder/Equivalence Checking

3.1. Visibly Pushdown Automata. We shall now study preorder/equivalence checking problems on visibly pushdown automata. We prove their decidability by reducing the problems to model checking of an ordinary pushdown system against a  $\mu$ -calculus formula.

Let  $\Delta$  be a vPDA over the set of actions  $Act = Act_c \cup Act_r \cup Act_i$ , stack alphabet  $\Gamma$  and control states Q. We shall construct a PDA  $\Delta'$  over the actions  $Act' \stackrel{\text{def}}{=} Act \cup \overline{Act} \cup \{\ell, r\}$ where  $\overline{Act} \stackrel{\text{def}}{=} \{ \overline{a} \mid a \in Act \}$ , stack alphabet  $\Gamma' \stackrel{\text{def}}{=} G \times G$  where  $G \stackrel{\text{def}}{=} \Gamma \cup (\Gamma \times \Gamma) \cup (\Gamma \times Act) \cup (\Gamma$  $\{\epsilon\}$ , and control states  $Q' \stackrel{\text{def}}{=} Q \times Q$ . For notational convenience, elements  $(X, a) \in \Gamma \times Act$ will be written simply as  $X_a$ .

The idea is that for a given pair of vPDA processes we shall construct a single PDA process which simulates the behaviour of both vPDA processes by repeatedly performing a move in one of the processes, immediately followed by a move under the same action in the other process. The actions  $\ell$  and r make it visible, whether the move is performed on the left-hand side or right-hand side. The assumption that the given processes are vPDA ensures that their stacks are kept synchronized.

We shall define a partial mapping  $[.,.]:\Gamma^*\times\Gamma^*\to(\Gamma\times\Gamma)^*$  inductively as follows  $(X, Y \in \Gamma \text{ and } \alpha, \beta \in \Gamma^* \text{ such that } |\alpha| = |\beta|)$ :

$$[X\alpha, Y\beta] \stackrel{\text{def}}{=} (X, Y)[\alpha, \beta]$$

$$[\epsilon, \epsilon] \stackrel{\text{def}}{=} \epsilon .$$

The mapping provides the possibility to merge stacks.

Assume a given pair of vPDA processes pX and qY. Our aim is to effectively construct a new PDA system  $\Delta'$  such that for every  $\bowtie \in \{\sqsubseteq_s, =_s, \sqsubseteq_{cs}, =_{cs}, \sqsubseteq_{rs}, =_{rs}, \sqsubseteq_{2s}, =_{2s}, \sim\}$  it is the case that  $pX \bowtie qY$  in  $\Delta$  if and only if  $(p,q)(X,Y) \models \phi_{\bowtie}$  in  $\Delta'$  for a fixed  $\mu$ -calculus formula  $\phi_{\bowtie}$ . We refer the reader to [Koz83] for the introduction to the modal  $\mu$ -calculus.

The set of PDA rules  $\Delta'$  is defined as follows. Whenever  $(pX \xrightarrow{a} q\alpha) \in \Delta$  then the following rules belong to  $\Delta'$ :

- $\begin{array}{ll} (1) & (p,p')(X,X') \xrightarrow{\ \ell \ } (q,p')(\alpha,X_a') \text{ for every } p' \in Q \text{ and } X' \in \Gamma, \\ (2) & (p',p)(X',X) \xrightarrow{\ r \ } (p',q)(X_a',\alpha) \text{ for every } p' \in Q \text{ and } X' \in \Gamma, \end{array}$
- (3)  $(p',p)(\beta,X_a) \xrightarrow{r} (p',q)[\beta,\alpha]$  for every  $p' \in Q$  and  $\beta \in \Gamma \cup (\Gamma \times \Gamma) \cup \{\epsilon\}$ ,
- (4)  $(p, p')(X_a, \beta) \xrightarrow{\ell} (q, p')[\alpha, \beta]$  for every  $p' \in Q$  and  $\beta \in \Gamma \cup (\Gamma \times \Gamma) \cup \{\epsilon\}$ ,
- (5)  $(p,p')(X,X') \stackrel{a}{\longrightarrow} (p,p')(X,X')$  for every  $p' \in Q$  and  $X' \in \Gamma$ , and
- (6)  $(p',p)(X',X) \xrightarrow{\overline{a}} (p',p)(X',X)$  for every  $p' \in Q$  and  $X' \in \Gamma$ .

From a configuration  $(p,q)[\alpha,\beta]$  the rules of the form 1. and 2. select either the lefthand or right-hand side and perform some transition in the selected process. The next possible transition (by rules 3. and 4.) is only from the opposite side of the configuration than in the previous step. Symbols of the form  $X_a$  where  $X \in \Gamma$  and  $a \in Act$  are used to make sure that the transitions in these two steps are due to pushdown rules under the same label a. Note that in the rules 3. and 4. it is thus guaranteed that  $|\alpha| = |\beta|$ . Finally, the rules 5. and 6. introduce a number of self-loops in order to make visible the initial actions of the processes. Actions currently available in the left-hand side process are visible as the actions from the set Act, while the actions in the right-hand side process are made visible as the actions from the set  $\overline{Act}$ .

**Example 3.1.** Consider the vPDA rules:  $pX \xrightarrow{a} qXY$ ,  $rY \xrightarrow{a} sYY$ ,  $rY \xrightarrow{b} r$  where  $a \in Act_c$  and  $b \in Act_r$ . The transition system generated (in  $\Delta'$ ) by the root (p,r)(X,Y)looks as follows.



Note that the configuration  $(p,r)(X_b,\epsilon)$  is stuck because there is no b-labelled transition from the state pX.

**Lemma 3.2.** Let  $\Delta$  be a vPDA system over the set of actions Act and pX, qY two of its processes. Let (p,q)(X,Y) be a process in the system  $\Delta'$  constructed above. Let

- $\phi_{\square_s} \equiv \nu Z.[\ell] \langle r \rangle Z$ ,
- $\phi_{=_s}^- \equiv \phi_{\sqsubseteq_s} \wedge (\nu Z.[r] \langle \ell \rangle Z),$

- $$\begin{split} \bullet & \varphi_{\equiv_c s} = \varphi_{\sqsubseteq_s} \wedge (\nu Z \cdot [r] \backslash (c) Z), \\ \bullet & \phi_{\sqsubseteq_{c s}} \equiv \nu Z \cdot \left( [\ell] \langle r \rangle Z \wedge (\langle Act \rangle tt \Leftrightarrow \langle \overline{Act} \rangle tt) \right), \\ \bullet & \phi_{=_{c s}} \equiv \phi_{\sqsubseteq_{c s}} \wedge \nu Z \cdot \left( [r] \langle \ell \rangle Z \wedge (\langle Act \rangle tt \Leftrightarrow \langle \overline{Act} \rangle tt) \right), \\ \bullet & \phi_{\sqsubseteq_{r s}} \equiv \nu Z \cdot \left( [\ell] \langle r \rangle Z \wedge \bigwedge_{a \in Act} (\langle a \rangle tt \Leftrightarrow \langle \overline{a} \rangle tt) \right), \\ \bullet & \phi_{=_{r s}} \equiv \phi_{\sqsubseteq_{r s}} \wedge \nu Z \cdot \left( [r] \langle \ell \rangle Z \wedge \bigwedge_{a \in Act} (\langle a \rangle tt \Leftrightarrow \langle \overline{a} \rangle tt) \right), \end{split}$$
- $\bullet \ \phi_{\sqsubseteq_{2s}} \equiv \nu Z. \big( [\ell] \langle r \rangle Z \wedge (\nu Z'. [r] \langle \bar{\ell} \rangle Z') \big),$
- $\phi_{=_{2s}} \equiv \phi_{\sqsubseteq_{2s}} \wedge \nu Z. ([r] \langle \ell \rangle Z \wedge (\nu Z'. [\ell] \langle r \rangle Z')), and$
- $\phi_{\sim} \equiv \nu Z.[\ell, r] \langle \ell, r \rangle Z.$

For every  $\bowtie \in \{\sqsubseteq_s, =_s, \sqsubseteq_{cs}, =_{cs}, \sqsubseteq_{rs}, =_{rs}, \sqsubseteq_{2s}, =_{2s}, \sim\}$  it holds that  $pX \bowtie qY$  if and only if  $(p,q)(X,Y) \models \phi_{\bowtie}.$ 

*Proof.* We shall argue only for the case of bisimulation. Proofs for the other cases are similar. The formula  $\phi_{\sim}$  requires that for every action  $\ell$  or r there must follow at least one of the actions  $\ell$  or r such that the same property holds again. Note that (due to the construction of  $\Delta'$ ), if the first action was  $\ell$  then necessarily the second one must be r and vice versa. Finally,  $\phi_{\sim}$  is chosen as the greatest fixed point. The reason is that it should satisfy also infinite runs (which have the above mentioned property) as they are winning for Defender. In what follows we describe formally the above mentioned intuition. A reader familiar with recursive formulae of  $\mu$ -calculus may skip the rest of the proof.

"\Rightarrow": We show that  $p\alpha \sim q\beta$  implies that  $(p,q)[\alpha,\beta] \models \nu Z.[\ell,r]\langle \ell,r\rangle Z$ . We prove that the set  $F \stackrel{\text{def}}{=} \{(p,q)[\alpha,\beta] \mid p\alpha \sim q\beta \wedge |\alpha| = |\beta|\}$  is a fixed point of the function corresponding to our formula. This amounts to checking (without loss of generality as the other case is symmetric) that for every  $(p,q)[\alpha,\beta] \in F$  and for every  $\ell$ -move  $(p,q)[\alpha,\beta] \xrightarrow{\ell} c$  for some configuration c of  $\Delta'$ , there is an r-move  $c \xrightarrow{r} (p',q')[\alpha',\beta']$  such that  $(p',q')[\alpha',\beta'] \in F$ . As  $\nu Z.[\ell,r]\langle \ell,r\rangle Z$  is the greatest fixed point, this will establish our claim. We remind the reader of the fact that there are no  $\ell$ -transitions enabled from the configuration c.

Let  $(p,q)[\alpha,\beta] \in F$  and let  $(p,q)[\alpha,\beta] \xrightarrow{\ell} (p',q)(\alpha',Y_a)[\gamma,\delta]$  due to some rule  $(pX \xrightarrow{a} p'\alpha') \in \Delta$  where  $\alpha = X\gamma$  and  $\beta = Y\delta$ . This means that  $p\alpha = pX\gamma \xrightarrow{a} p'\alpha'\gamma$  and because  $p\alpha \sim q\beta$  we have that  $q\beta = qY\delta \xrightarrow{a} q'\beta'\delta$  due to some rule  $(qY \xrightarrow{a} q'\beta') \in \Delta$  such that  $p'\alpha'\gamma \sim q'\beta'\delta$ . Hence  $(p',q)(\alpha',Y_a)[\gamma,\delta] \xrightarrow{r} (p',q')[\alpha',\beta'][\gamma,\delta] = (p',q')[\alpha'\gamma,\beta'\delta]$  and  $(p',q')[\alpha'\gamma,\beta'\delta] \in F$  as required.

"\(\infty\)" We prove that  $(p,q)[\alpha,\beta] \models \nu Z.[\ell,r]\langle \ell,r\rangle Z$  implies that  $p\alpha \sim q\beta$ . To do so we define a binary relation  $R \stackrel{\text{def}}{=} \{(p\alpha,q\beta) \mid (p,q)[\alpha,\beta] \models \nu Z.[\ell,r]\langle \ell,r\rangle Z \wedge |\alpha| = |\beta|\}$  and show that R is a bisimulation. Let  $(p\alpha,q\beta) \in R$  and let us without loss of generality (the other case is completely symmetric) assume that  $p\alpha \stackrel{a}{\longrightarrow} p'\alpha'$  due to some rule  $(pX \stackrel{a}{\longrightarrow} p'\alpha'') \in \Delta$ . Hence  $\alpha = X\gamma$  and  $\alpha' = \alpha''\gamma$  for some  $\gamma \in \Gamma^*$ . We aim to show that also  $q\beta \stackrel{a}{\longrightarrow} q'\beta'$  such that  $(p',q')[\alpha',\beta'] \models \nu Z.[\ell,r]\langle \ell,r\rangle Z$  and thus  $(p'\alpha',q'\beta') \in R$ . The fact that  $p\alpha \stackrel{a}{\longrightarrow} p'\alpha'$  means that in  $\Delta'$  we have a transition  $(p,q)[\alpha,\beta] = (p,q)[X\gamma,\beta] \stackrel{\ell}{\longrightarrow} (p',q)(\alpha'',Y_a)[\gamma,\beta']$  where  $\beta = Y\beta'$ . As  $(p,q)[\alpha,\beta]$  satisfies the formula  $\nu Z.[\ell,r]\langle \ell,r\rangle Z$  (and due to the unfolding law also the formula  $[\ell,r]\langle \ell,r\rangle (\nu Z.[\ell,r]\langle \ell,r\rangle Z)$ ), we have that  $(p',q)(\alpha'',Y_a)[\gamma,\beta'] \stackrel{r}{\longrightarrow} (p',q')[\alpha'',\beta''][\gamma,\beta']$  due to some rule  $(qY \stackrel{a}{\longrightarrow} q'\beta'') \in \Delta$  such that  $(p',q')[\alpha'',\beta''][\gamma,\beta'] \models \nu Z.[\ell,r]\langle \ell,r\rangle Z$ . Note that from  $(p',q)(\alpha'',Y_a)[\gamma,\beta']$  no r-action is enabled on the left-hand side and there is no  $\ell$ -action available, so this is indeed the only possibility. This, however, means that  $(p',q')[\alpha'',\beta''][\gamma,\beta'] = (p',q')[\alpha''\gamma,\beta''\beta'] = (p',q')[\alpha',\beta''\beta']$ , and  $q\beta \stackrel{a}{\longrightarrow} q'\beta''\beta'$ , which implies that  $(p'\alpha',q'\beta''\beta') \in R$ .

**Theorem 3.3.** Simulation, completed simulation, ready simulation and 2-nested simulation preorders and equivalences, as well as bisimulation equivalence are decidable on vPDA and all these problems are EXPTIME-complete.

Proof. EXPTIME-hardness (for all relations between simulation preorder and bisimulation equivalence) follows from Theorem 6 in [KM02a]. There the authors give a reduction from the acceptance problem of alternating linear bounded automaton (LBA) to bisimilarity checking on pushdown automata. For a given alternating LBA they construct two PDA processes that have identical stack contents (and hence also their heights) during any bisimulation game played on them. These processes are bisimilar if and only if the given LBA does not accept the input string. The processes are constructed in such a way that Attacker can nondeterministically push configurations of the LBA, symbol by symbol, onto the stack of the first process. Defender has no other choice than to mimic this behaviour in the second process. If the current control state of the LBA is existential, then it is Attacker who selects the next control state. On the other hand, if the current control state is universal, Defender is selecting the next control state. This part of the construction uses the so-called Defender's Forcing Technique [JS08], an instance of which is also explained in the proof of Lemma 3.7. Attacker wins the game iff a configuration containing an accept control state is ever pushed onto the stacks.

Of course, Attacker can also decide to "cheat" and push symbols that do not in fact represent a valid computation of the LBA. To prevent this, a checking phase is added to the constructed processes. Defender can at any point decide to enter this phase and what

will happen is that the players will pop exactly n+4 symbols (a control state is a part of the configuration) from the stack of both processes, where n is the length of the input. During this phase it is verified whether the three top-most symbols on the stack match (according to the LBA computation step) with the corresponding three symbols in the previous configuration. If not, Defender wins the game, otherwise Attacker is the winner. This means that Defender cannot gain anything by entering the checking phase as long as Attacker follows a valid computation of the LBA, but also that Attacker cannot gain anything by "cheating" as this can be immediately punished by Defender.

Though conceptually elegant, the technical details of the reduction are rather tedious. A full construction can be found in [KM02b] (Theorem 3.3), however, already from the presented proof idea it is easy to see that the pushdown processes in the proof can be constructed as visibly pushdown processes because the heights of their stacks are synchronized. Note also that, even though Theorem 3.3 in [KM02b] is formulated only for bisimulation, Attacker's winning strategy is given by playing only in the left-hand side process and hence the EXPTIME-hardness holds for any relation between simulation preorder and bisimulation equivalence.

For the containment in EXPTIME observe that all our equivalence checking problems were reduced in polynomial time to model checking of a pushdown automaton against a formula of modal  $\mu$ -calculus with alternation depth 1. The complexity of the model checking problem for a pushdown automaton with m states and k stack symbols and a formula of the size  $n_1$  and of the alternation depth  $n_2$  is  $O((k2^{cmn_1n_2})^{n_2}))$  for some constant c [Wal01]. In our case for a given vPDA system with m states and k stack symbols we construct a PDA system with  $O(m^2)$  states and with  $O(k^3 \cdot |Act|)$  stack symbols (used in the transition rules). The size of the  $\mu$ -calculus formula is O(|Act|) (for some equivalences even O(1)) and the alternation depth is 1. Hence the overall time complexity of checking whether two vPDA processes pX and qY are equivalent is  $(k^3 \cdot |Act|)2^{O(m^2 \cdot |Act|)}$ .

3.2. Visibly Basic Process Algebra. We shall now focus on the complexity of pre-order/equivalence checking on vBPA, a strict subclass of vPDA.

**Theorem 3.4.** Simulation, completed simulation, ready simulation and 2-nested simulation preorders and equivalences, as well as bisimulation equivalence are P-complete on vBPA.

*Proof.* We can w.l.o.g. assume that the vBPA processes tested for a given equivalence have only three actions. This is due to Theorem 4 in [Srb01] where a polynomial time reduction from bisimulation checking of two BPA processes to bisimulation checking of two BPA processes over a singleton action set is given. In order to make the resulting processes visibly BPA, we modify in a straightforward way the reduction in [Srb01] by using three actions so that we can distinguish between push, pop and internal actions.

Now by using the arguments from the proof of Theorem 3.3, the complexity of equivalence checking on vBPA with |Act| = 3 is therefore  $O(k^3)$  where k is the cardinality of the stack alphabet (of the reduced processes according to [Srb01]) and where m = 1.

P-hardness of the equivalence checking problems was proved in [SJ05] even for finite state systems.  $\hfill\Box$ 

In fact, for vBPA we can introduce even tighter complexity upper bounds by reducing it to preorder/equivalence checking on finite state systems. These results are due to the following decomposition property.

**Lemma 3.5.** Let  $\Delta$  be a vBPA system. We have  $X\alpha \sim X'\alpha'$  in  $\Delta$  (where  $X, X' \in \Gamma$  and  $\alpha, \alpha' \in \Gamma^*$ ) if and only if

- (i)  $X \sim X'$  in  $\Delta$ , and
- (ii) if  $(X \longrightarrow^* \epsilon \text{ or } X' \longrightarrow^* \epsilon)$  then  $\alpha \sim \alpha'$  in  $\Delta$ .

Proof. The validity of this claim can be easily seen by using the game characterization. Obviously, in any play of the game starting from  $X\alpha$  and  $X'\alpha'$ , if the players ever reach either the process  $\alpha$  or  $\alpha'$ , then it happens simultaneously in one round of the game and the players continue from the pair  $\alpha$  and  $\alpha'$ . This means that conditions (i) and (ii) imply that  $X\alpha \sim X'\alpha'$ . On the other hand, if (i) does not hold then Attacker can win by playing only from X and X', never touching  $\alpha$  and  $\alpha'$  during the game. If (ii) does not hold (i.e., X or X' can be removed from the stack and  $\alpha \not\sim \alpha'$ ), then Attacker wins first by playing a sequence w from X or X' such that  $X \xrightarrow{w} \epsilon$  or  $X' \xrightarrow{w} \epsilon$ . If Defender could follow this sequence in the other process then the players reach the pair  $\alpha$  and  $\alpha'$  and Attacker wins because  $\alpha \not\sim \alpha'$ .

**Theorem 3.6.** Simulation, completed simulation, ready simulation and 2-nested simulation preorders and equivalences, as well as bisimulation equivalence on vBPA are reducible to checking the same preorder/equivalence on finite state systems. For any vBPA process  $\Delta$  (with the natural requirement that every stack symbol appears at least in one rule from  $\Delta$ ), the reduction is computable in time  $O(|\Delta|)$  and outputs a finite state system with  $O(|\Delta|)$  states and  $O(|\Delta|)$  transitions.

*Proof.* Let  $Act = Act_c \cup Act_r \cup Act_i$  be the set of actions and let  $\Gamma$  be the stack alphabet of a given vBPA system  $\Delta$  (we shall omit writing the control states as this is a singleton set). Let  $S \stackrel{\text{def}}{=} \{(Y,Z) \in \Gamma \times \Gamma \mid (X \stackrel{a}{\longrightarrow} YZ) \in \Delta \text{ for some } X \in \Gamma \text{ and } a \in Act_c \}$ . We construct a finite state transition system  $T = (\Gamma \cup \{\epsilon\} \cup S, Act \cup \{1,2\}, \Longrightarrow)$  with new fresh actions 1 and 2 as follows. For every vBPA rule  $(X \stackrel{a}{\longrightarrow} \alpha) \in \Delta$ , we add the transitions:

- $X \stackrel{a}{\Longrightarrow} \epsilon \text{ if } a \in Act_r \text{ (and } \alpha = \epsilon),$
- $X \stackrel{a}{\Longrightarrow} Y$  if  $a \in Act_i$  and  $\alpha = Y$ ,
- $X \stackrel{a}{\Longrightarrow} (Y, Z)$  if  $a \in Act_c$  and  $\alpha = YZ$ ,
- $(Y,Z) \stackrel{1}{\Longrightarrow} Y$  if  $a \in Act_c$  and  $\alpha = YZ$ , and
- $(Y,Z) \stackrel{2}{\Longrightarrow} Z$  if  $a \in Act_c$  and  $\alpha = YZ$  such that  $Y \longrightarrow^* \epsilon$ .

See Figure 2 for an example of the transformation. The intuition is that all transitions in  $\Delta$  that do not push any extra symbols on the stack are directly mimicked in T. For the push transitions we know, thanks to Lemma 3.5, that if Attacker has a winning strategy, then it is either by attacking only from the top-most symbols pushed on the stacks, or from the rest of the stacks (if the top-most symbols can be eventually popped). Hence Attacker has the possibility to choose one of these options by playing the actions 1 or 2 and the transition system T remains so finite state.

Note that the set  $\{Y \in \Gamma \mid Y \longrightarrow^* \epsilon\}$  can be (by standard techniques) computed in time  $O(|\Delta|)$ . Moreover, the finite state system T has  $O(|\Delta|)$  states and  $O(|\Delta|)$  transitions.



Figure 2: Transformation of a vBPA into a finite state system

Because of the decomposition property proved in Lemma 3.5, for any  $X, Y \in \Gamma$  we have that  $X \sim Y$  in  $\Delta$  iff  $X \sim Y$  in T. It is easy to check that the fact above holds also for any other preorder/equivalence as stated by the theorem.

This means that for preorder/equivalence checking on vBPA we can use the efficient algorithms already developed for finite state systems. For example, for finite state transition systems with k states and t transitions, bisimilarity can be decided in time  $O(t \log k)$  [PT87]. Hence bisimilarity on a vBPA system  $\Delta$  is decidable in time  $O(|\Delta| \cdot \log |\Delta|)$ .

3.3. Visibly One-Counter Automata. We will now continue studying preorder/equivalence checking problems on v1CA, a strict subclass of vPDA and an incomparable class with vBPA (w.r.t. bisimilarity). We start by showing PSPACE-hardness of the problems. The proof is by reduction from a PSPACE-complete problem of emptiness of one-way alternating finite automata over a one-letter alphabet [Hol96].

A one-way alternating finite automaton over a one-letter alphabet is a 5-tuple  $A = (Q_{\exists}, Q_{\forall}, q_0, \delta, F)$  where  $Q_{\exists}$  and  $Q_{\forall}$  are finite and disjoint sets of existential, resp. universal control states,  $q_0 \in Q_{\exists} \cup Q_{\forall}$  is the initial state,  $F \subseteq Q_{\exists} \cup Q_{\forall}$  is the set of final states and  $\delta: Q_{\exists} \cup Q_{\forall} \to 2^{Q_{\exists} \cup Q_{\forall}}$  is the transition function. We assume without loss of generality that  $|\delta(q)| > 0$  for all  $q \in Q_{\exists} \cup Q_{\forall}$ .

A computation tree for an input word of the form  $I^n$  (where n is a natural number and I is the only letter in the input alphabet) is a tree where every branch has exactly n+1 nodes labelled by control states from  $Q_{\exists} \cup Q_{\forall}$  such that the root is labelled with  $q_0$  and every non-leaf node that is already labelled by some  $q \in Q_{\exists} \cup Q_{\forall}$  such that  $\delta(q) = \{q_1, \ldots, q_k\}$  has either

- one child labelled by  $q_i$  for some  $i, 1 \leq i \leq k$ , if  $q \in Q_{\exists}$ , or
- k children labelled by  $q_1, \ldots, q_k$ , if  $q \in Q_{\forall}$ .

A computation tree is *accepting* if the labels of all its leaves are final (i.e. belong to F). The language of A is defined by  $L(A) \stackrel{\text{def}}{=} \{I^n \mid I^n \text{ has some accepting computation tree }\}$ .

The emptiness problem for one-way alternating finite automata over a one-letter alphabet (denoted as EMPTY) is to decide whether  $L(A) = \emptyset$  for a given automaton A. The problem EMPTY is known to be PSPACE-complete due to Holzer [Hol96] and it is proved by a series of reductions (see also a direct proof by Jančar and Sawa [JS07]).

In what follows we shall demonstrate a polynomial time reduction from EMPTY to equivalence/preorder checking on visibly one-counter automata. We shall moreover show

the reduction for any (arbitrary) relation between simulation preorder and bisimulation equivalence. This in particular covers all preorders/equivalences introduced in this article.

**Lemma 3.7.** All relations between simulation preorder and bisimulation equivalence are PSPACE-hard on v1CA.

*Proof.* Let  $A = (Q_{\exists}, Q_{\forall}, q_0, \delta, F)$  be a given instance of EMPTY. We shall construct a visibly one-counter automaton  $\Delta$  over the set of actions  $Act_c \stackrel{\text{def}}{=} \{i\}$ ,  $Act_r \stackrel{\text{def}}{=} \{d_q \mid q \in Q_{\exists} \cup Q_{\forall}\}$ ,  $Act_i \stackrel{\text{def}}{=} \{a, e\}$  and with control states  $Q \stackrel{\text{def}}{=} \{p, p', t\} \cup \{q, q', t_q \mid q \in Q_{\exists} \cup Q_{\forall}\}$  such that

- if  $L(A) = \emptyset$  then Defender has a winning strategy from pZ and p'Z in the bisimulation game (i.e.  $pZ \sim p'Z$ ), and
- if  $L(A) \neq \emptyset$  then Attacker has a winning strategy from pZ and p'Z in the simulation preorder game (i.e.  $pZ \not\sqsubseteq_s p'Z$ ).

The intuition is that Attacker generates some counter value n in both of the processes pZ and p'Z and then switches into a checking phase by changing the configurations to  $q_0(n)$  and  $q'_0(n)$ . Now the players decrease the counter and change the control states according to the function  $\delta$ . Attacker selects the successor in any existential configuration, while Defender makes the choice of the successor in every universal configuration. Attacker wins if the players reach a pair of configurations q(0) and q'(0) where  $q \in F$ .

We shall now define the set of rules  $\Delta$ . The initial rules allow Attacker (by performing repeatedly the action i) to set the counter into an arbitrary number, i.e., Attacker generates a candidate word from L(A).

$$\begin{array}{ll} pZ \stackrel{i}{\longrightarrow} pIZ & p'Z \stackrel{i}{\longrightarrow} p'IZ \\ pI \stackrel{i}{\longrightarrow} pII & p'I \stackrel{i}{\longrightarrow} p'II \\ pZ \stackrel{a}{\longrightarrow} q_0Z & p'Z \stackrel{a}{\longrightarrow} q'_0Z \\ pI \stackrel{a}{\longrightarrow} q_0I & p'I \stackrel{a}{\longrightarrow} q'_0I \end{array}$$

Observe that Attacker is at some point forced to perform the action a (an infinite play is winning for Defender) and switch to the checking phase starting from  $q_0(n)$  and  $q'_0(n)$ .

Now for every existential state  $q \in Q_{\exists}$  with  $\delta(q) = \{q_1, \ldots, q_k\}$  and for every  $i \in \{1, \ldots, k\}$  we add the following rules.

$$qI \xrightarrow{d_{q_i}} q_i \qquad q'I \xrightarrow{d_{q_i}} q'_i$$

This means that Attacker can decide on the successor  $q_i$  of q and the players in one round move from the pair q(n) and q'(n) into  $q_i(n-1)$  and  $q'_i(n-1)$ .

Next for every universal state  $q \in Q_{\forall}$  with  $\delta(q) = \{q_1, \dots, q_k\}$  and for every  $i \in \{1, \dots, k\}$  we add the rules

$$qI \xrightarrow{a} tI \qquad q'I \xrightarrow{a} t_{q_i}I$$

$$qI \xrightarrow{a} t_{q_i}I$$

and for every  $q, r \in Q_{\exists} \cup Q_{\forall}$  such that  $q \neq r$  we add

$$tI \xrightarrow{d_q} q$$
  $t_qI \xrightarrow{d_q} q'$   $t_qI \xrightarrow{d_r} r$ .



Figure 3: Defender's Choice:  $q \in Q_{\forall}$  and  $\delta(q) = \{q_1, \dots, q_k\}$ 

These rules are more complex and they correspond to a particular implementation of the so-called Defender's  $Forcing\ Technique\ (for\ further\ examples\ see\ e.g.\ [JS08])$ . We shall explain the idea by using Figure 3. Assume that  $q\in Q_\forall$  and  $\delta(q)=\{q_1,\ldots,q_k\}$ . In the first round of the bisimulation game starting from q(n) and q'(n) where n>0, Attacker is forced to take the move  $q(n)\stackrel{a}{\longrightarrow} t(n)$ . On any other move Defender answers by immediately reaching a pair of syntactically equal processes (and thus wins the game). Defender's answer on Attacker's move  $q(n)\stackrel{a}{\longrightarrow} t(n)$  is to perform  $q'(n)\stackrel{a}{\longrightarrow} t_{q_i}(n)$  for some  $i\in\{1,\ldots,k\}$ . The second round thus starts from the pair t(n) and  $t_{q_i}(n)$ . Should Attacker choose to play the action  $d_r$  for some state r such that  $r\neq q_i$  (on either side), Defender can again reach a syntactic equality and win. Hence Attacker is forced to play the action  $d_{q_i}$  on which Defender answers by the same action in the opposite process and the players reach the pair  $q_i(n-1)$  and  $q'_i(n-1)$ . Note that it was Defender who selected the new control state  $q_i$ .

Finally, for every  $q \in F$  we add the rule

$$qZ \stackrel{e}{\longrightarrow} qZ$$
 .

It is easy to see that  $\Delta$  is a visibly one-counter automaton and we shall now argue for the correctness of the reduction.

Assume that  $L(A) = \emptyset$ . We shall argue that Defender has a winning strategy in the bisimulation game starting from pZ and p'Z. In the first phase Attacker can generate an arbitrary number of the symbols I on the stacks. At some point he has to perform the action a and switch to  $q_0(n)$  and  $q'_0(n)$  for some n. The players now remove the symbols I one by one and change the control states according to the function  $\delta$ . As  $L(A) = \emptyset$ , we know that no computation tree can be accepting. This means that whatever choices Attacker makes in existential states, Defender can still select suitable successors of universal states

such that when the players empty the whole counter and arrive to the pair qZ and q'Z, Defender guarantees that  $q \notin F$ . Therefore qZ and q'Z are stuck and thus Defender has a winning strategy in the bisimulation game.

On the other hand, if  $L(A) \neq \emptyset$ , we will demonstrate Attacker's winning strategy in the simulation preorder game starting from pZ and p'Z. Attacker first forces (by repeatedly performing the action i followed by one action a) to reach a pair of states  $q_0(n)$  and  $q'_0(n)$  such that  $I^n \in L(A)$ . In the checking phase, there is an accepting computation tree for the word  $I^n$  and hence Attacker can make existential choices such that whatever universal choices Defender makes, the players arrive to the situation qZ and q'Z for some  $q \in F$ . Now Attacker wins by playing  $qZ \stackrel{e}{\longrightarrow} qZ$  to which Defender has no answer. Notice that during the whole game (and particularly during the part where Defender chooses a successor of a universal state) Attacker can make his moves only on the left-hand side. Therefore  $pZ \not\sqsubseteq_s p'Z$  as required.

Remark 3.8. The reduction above works also for a strict subclass of one-counter automata called one-counter nets (where it is not allowed to test for zero, see e.g. [JKMS04]). It is enough to replace the final rule  $qZ \stackrel{e}{\longrightarrow} qZ$  with two new rules  $q \stackrel{e}{\longrightarrow} q$  and  $q'I \stackrel{e}{\longrightarrow} q'I$  for every  $q \in F$ . Moreover, a slight modification of the system allows to show PSPACE-hardness of simulation preorder checking between one-counter automata and finite state systems and vice versa. Hence the previously known DP lower bounds [JKMS04] for all relations between simulation preorder and bisimulation equivalence on one-counter nets (and one-counter automata) as well as of simulation preorder/equivalence between one-counter automata and finite state systems, and between finite state systems and one-counter automata are raised to PSPACE-hardness.

We are now ready to state the precise complexity of (bi)simulation-like preorders/equivalences on visibly one-counter automata.

**Theorem 3.9.** Simulation, completed simulation, ready simulation and 2-nested simulation preorders and equivalences, as well as bisimulation equivalence are PSPACE-complete on v1CA.

*Proof.* PSPACE-hardness follows from Lemma 3.7. Containment in PSPACE is due to Lemma 3.2 and due to [Ser06] where it was very recently showed that model checking modal  $\mu$ -calculus on one-counter automata is decidable in PSPACE. The only slight complication is that the system used in Lemma 3.2 is not necessarily a one-counter automaton. All stack symbols are of the form (I, I) or (Z, Z) which is fine, except for the very top of the stack where more different stack symbols are used. Nevertheless, by standard techniques, the top of the stack can be remembered in the control states in order to apply the result from [Ser06].

## 4. Decidability of Regularity Checking

In this section we ask the question whether a given vPDA process is equivalent to some finite state system. Should this be the case, we call the process regular (w.r.t. the considered equivalence).

**Definition 4.1.** A vPDA process pX is regular w.r.t. a given equivalence  $\equiv$  iff there is a finite state process F such that  $pX \equiv F$ .

Note that we do not fix any particular equivalence  $\equiv$  in the definition above. This is on purpose as the results in this section are generic and hold for regularity w.r.t. many different equivalence notions.

We shall now give a semantical characterization of regular vPDA processes via the property of unbounded popping and a polynomial time decision algorithm to test whether a given process satisfies this property.

Let  $Act = Act_c \cup Act_r \cup Act_i$  be the set of actions of a given vPDA. We define a function  $h: Act \to \{-1, 0, +1\}$  by h(a) = +1 for all  $a \in Act_c$ , h(a) = -1 for all  $a \in Act_r$ , and h(a) = 0 for all  $a \in Act_i$ . The function h can be naturally extended to sequences of actions by  $h(a_1 \dots a_n) = \sum_{i \in \{1,\dots,n\}} h(a_i)$ . Observe now that for any computation  $p\alpha \xrightarrow{w} q\beta$  we have  $|\beta| = |\alpha| + h(w)$ .

**Definition 4.2.** Let pX be a vPDA process. We say that pX provides unbounded popping if for every natural number d there is a process  $q\beta$  and a word  $w \in Act^*$  such that  $h(w) \leq -d$  and  $pX \longrightarrow^* q\beta \stackrel{w}{\longrightarrow}$ .

**Lemma 4.3.** Let pX be a vPDA process which provides unbounded popping. Then pX is not regular w.r.t. trace equivalence.

Proof. By contradiction. Let pX be trace equivalent to some finite state system F with n states. Let us consider a trace  $w_1w_2$  such that  $pX \xrightarrow{w_1} q\beta \xrightarrow{w_2}$  for some  $q\beta$  and  $h(w_2) \leq -n$ . Such a trace must exist because pX provides unbounded popping. The trace  $w_1w_2$  must be executable also in F. However, because F has n states, during the computation on  $w_2$ , it must necessarily enter twice some state  $q_{rep}$ . Because  $q\beta$  decreases the stack height by more than n symbols during the computation on  $w_2$ , we can moreover assume that the second occurrence of  $q_{rep}$  in F happened when the corresponding pushdown configuration had the stack height strictly smaller than in the first occurrence of  $q_{rep}$ . This means that such a computation on  $w_2$  forms a loop on a substring w' of  $w_2$  which was observed between the first and the second occurrence of  $q_{rep}$  and h(w') < 0.

By repeating the loop under w' (where  $w_2 = xw'y$ ) in F sufficiently many times  $(|w_1| + |x| + |y| + 2$  times is surely enough), F can achieve a trace  $w = w_1 x w'^{|w_1| + |x| + |y| + 2} y$  with h(w) < -1. However, this trace is not possible from pX (any word w such that  $pX \xrightarrow{w}$  satisfies that  $h(w) \ge -1$ ). This is a contradiction.

**Lemma 4.4.** Let pX be a vPDA process which does not provide unbounded popping. Then pX is regular w.r.t. bisimilarity.

*Proof.* Assume that pX does not provide unbounded popping. In other words, there is a constant  $d_{max}$  such that for every process  $q\beta$  reachable from pX it is the case that for any computation starting from  $q\beta$ , the stack height  $|\beta|$  cannot be decreased by more than  $d_{max}$  symbols. This means that in any reachable configuration it is sufficient to remember only  $d_{max}$  top-most stack symbols and hence the system can be up to bisimilarity described as a finite state system (in general of exponential size).

**Theorem 4.5.** Let pX be a vPDA process. Then, for any equivalence relation between trace equivalence and bisimilarity, pX provides unbounded popping if and only if pX is not regular.

| $D_{moo}$ | f 1  | Directly | from I | emma 4.3 | and I | omma 1     | 1 |
|-----------|------|----------|--------|----------|-------|------------|---|
| ETOOL     | ١. ١ | Directiv | пош т. | ешна 4.5 | апо г | ленина 4.4 | + |

We shall now show that unbounded popping property is decidable in polynomial time and we also take a closer look at the exact complexity of regularity checking problems on vPDA, vBPA and v1CA. The results are presented in the following three lemmas.

**Lemma 4.6.** Regularity checking of vPDA w.r.t. any equivalence between trace equivalence and bisimilarity is decidable in deterministic polynomial time.

Proof. We can check, for every  $q \in Q$  and  $Y \in \Gamma$ , whether the regular set  $post^*(qY) \cap pre^*(\{re \mid r \in Q\})$  is infinite. A nondeterministic finite automaton recognizing this language can be constructed in polynomial time because  $pre^*$  and  $post^*$  preserve regularity and are polynomial time computable (see e.g. [BEM97, EHRS00]), and the check whether the resulting automaton has an infinite language amounts to searching (in polynomial time) for a reachable cycle from which there is a path to some accept state. Observe now that if the above mentioned regular language is infinite, then qY has infinitely many different successors with higher and higher stacks such that all of them can be completely emptied. To see whether a given vPDA process pX provides unbounded popping (and hence it is nonregular due to Theorem 4.5), it is now enough to test whether  $pX \in pre^*(qY\Gamma^*)$  for some qY satisfying the condition above. The test can be again done in polynomial time [BEM97, EHRS00].

**Lemma 4.7.** Regularity checking of vBPA w.r.t. any equivalence between trace equivalence and bisimilarity is P-hard.

Proof. In order to argue that regularity for vBPA is P-hard we first consider the following problem. Let  $\Delta$  be a BPA system over the set of actions Act and a stack alphabet  $\Gamma$ . Let  $X \in \Gamma$ . The language of X recognized by the empty stack is defined as  $L(X) = \{w \in Act^* \mid X \xrightarrow{w} \epsilon\}$ . It is known that the problem whether  $L(X) = \emptyset$  (which we shall call BPA-EMPTY) is P-hard, even under the assumption that there are only finitely many configurations reachable from the process X, and that every rule  $Y \xrightarrow{a} \alpha$  in  $\Delta$  satisfies that  $|\alpha| \leq 2$ . P-hardness of BPA-EMPTY follows from a simple logarithmic space reduction from the Monotone Circuit Value problem (see [GHR95, p. 177] for details). We shall reduce BPA-EMPTY to regularity checking on vBPA. Let  $\Delta$  together with a stack symbol  $X \in \Gamma$ , which has finitely many reachable states, be a given instance of BPA-EMPTY. We construct (in logarithmic space) a vBPA system  $\Delta'$  over the partitioned action alphabet  $Act_c = \{c\}$ ,  $Act_r = \{r\}$ ,  $Act_i = \{i, e\}$  and the stack alphabet  $\Gamma' = \Gamma \cup \{X', B, C, D\}$ , where X', B, C and D are fresh stack symbols, such that

- if  $L(X) = \emptyset$  in  $\Delta$  then X' is a regular process in  $\Delta'$  w.r.t. bisimilarity, and
- if  $L(X) \neq \emptyset$  in  $\Delta$  then X' is not a regular process in  $\Delta'$  w.r.t. trace equivalence.

We build  $\Delta'$  from  $\Delta$  as follows:

- for every  $(Y \xrightarrow{a} \alpha) \in \Delta$  where  $|\alpha| = 2$  we add to  $\Delta'$  the rule  $Y \xrightarrow{c} \alpha$ ,
- for every  $(Y \xrightarrow{a} \alpha) \in \Delta$  where  $|\alpha| = 0$  we add to  $\Delta'$  the rule  $Y \xrightarrow{r} \alpha$ , and
- for every  $(Y \xrightarrow{a} \alpha) \in \Delta$  where  $|\alpha| = 1$  we add to  $\Delta'$  the rule  $Y \xrightarrow{i} \alpha$ .

This does not change the answer to the emptiness problem and the system  $\Delta'$  becomes visibly BPA. If we now add the following rules to  $\Delta'$ 

$$X' \stackrel{c}{\longrightarrow} XB \qquad B \stackrel{e}{\longrightarrow} C \qquad C \stackrel{c}{\longrightarrow} CD \qquad C \stackrel{r}{\longrightarrow} \epsilon \qquad D \stackrel{r}{\longrightarrow} \epsilon$$

then it is easy to see that X' is regular if and only if  $L(X) = \emptyset$ . Obviously,  $\Delta'$  is still visibly BPA. Hence regularity checking on vBPA is P-hard for any equivalence between trace equivalence and bisimilarity.

**Lemma 4.8.** Regularity checking of v1CA w.r.t. any equivalence between trace equivalence and bisimilarity is NL-complete.

*Proof.* NL-hardness follows immediately from the fact that the regularity checking problem naturally contains the reachability problem on finite state systems (by a similar construction as in Lemma 4.7). The containment in nondeterministic logarithmic space is by the observation that a given visibly one-counter process  $q_0(0)$  in  $\Delta$ , where  $\Delta$  has n control states, provides unbounded popping if and only if there exist two control states p and p' such that

- (1)  $q_0(0) \xrightarrow{w_1} p(n_1)$  for some  $w_1$  and  $n_1$  such that  $n_1 \ge n$  and  $h(w') \le n^2 + 2n$  for every prefix w' of  $w_1$ ,
- (2)  $p(n) \xrightarrow{w_2} p(n_2)$  for some  $w_2$  and  $n_2$  such that  $n_2 > n$  and  $|w_2| \le n$ ,
- (3)  $p(n) \xrightarrow{w_3} p'(n_3)$  for some  $w_3$  and  $n_3$  such that  $|w_3| \leq n$ , and
- (4)  $p'(n) \xrightarrow{w_4} p'(n_4)$  for some  $w_4$  and  $n_4$  such that  $n_4 < n$  and  $|w_4| \le n$ .

Note that due to the restrictions on the lengths of the action sequences in points 2., 3. and 4., no transition is performed from any configuration where the counter value is zero. Hence the same computations are possible also for any higher initial counter value.

The idea is that the process  $q_0(0)$  provides unbounded popping iff there is a possibility to arbitrarily increase the counter value (by means of the cycle from the control state p in condition 2.) and then reach a control state p' (condition 3.) in which the counter value can be arbitrarily decreased (condition 4.). Initially, condition 1. guarantees that the state p can be reached with a sufficiently large counter value. The extra requirement  $h(w') \leq n^2 + 2n$ for any prefix w' of  $w_1$  in condition 1. is harmless because if the state  $p(n_1)$  is reachable then it is not necessary that the counter value during the computation grows to more than  $n^2 + 2n$ . To show that, we first observe that we can require that the counter value  $n_1$ satisfies  $n \leq n_1 \leq 2n$ . For the sake of contradiction, let the control state p be reachable from the initial configuration such that the minimal counter value  $n_1$  is greater than 2n. We will show that we can then reach p with a counter value strictly smaller (while still at least n). Let us consider the suffix of this computation where all configurations have the counter values greater or equal to n. Now, in the region of configurations with the counter values between n and 2n, there are necessarily two configurations r(n') and r(n'') for some control state r such that  $n \leq n' < n'' \leq 2n$  and r(n') precedes r(n''). By removing the part of the computation between r(n') and r(n'') we achieve a computation that reaches the control state p with a strictly smaller counter value.

We can hence assume that  $p(n_1)$  is reachable such that  $n \leq n_1 \leq 2n$ . Should the counter grow to more than  $n^2 + 2n$  during this computation then there would necessarily appear two configurations with the same counter value (greater than 2n) and the same control state and hence we could find a shorter sequence of actions to reach  $p(n_1)$ .

We shall now argue that the extra restrictions in conditions 2., 3. and 4. are harmless too. In condition 2., for the sake of contradiction, assume that from the control state p we can reach p with a higher counter value (and never test for zero during the computation) such that the shortest sequence of actions to achieve this is strictly longer than n. On such a sequence, there are necessarily two configurations r(n') and r(n'') with the same control state r such that r(n') precedes r(n''). If  $n' \geq n''$  than we can simply remove the part of the computation between these two configurations and reach the control state p with a possibly even higher counter value than before. If n' < n'' then we could have initially selected the control state r instead of p, because there is a loop on the control state r which increases

the counter value. Similarly, we can show that the restrictions in points 3. and 4. are harmless too.

Finally, we note that the control states p and p' above can be nondeterministically guessed and the conditions 1.–4. verified in nondeterministic logarithmic space. Hence the regularity checking problem for visibly one-counter automata is in NL.

We finish by a theorem summarizing the complexity results proved in Lemma 4.6, Lemma 4.7 and Lemma 4.8.

**Theorem 4.9.** The regularity checking problem w.r.t. any equivalence between trace equivalence and bisimilarity (in particular also w.r.t. any equivalence considered in this article) is P-complete for vPDA and vBPA and NL-complete for v1CA.

## 5. Conclusion

In the following table we provide a comparison of bisimulation, simulation and regularity (w.r.t. bisimilarity) checking on PDA, 1CA, BPA and their subclasses vPDA, v1CA, vBPA. Results achieved in this article are in bold.

|      | ~                                                 | $\sqsubseteq_s \text{ and } =_s$      | ~-regularity                                             |
|------|---------------------------------------------------|---------------------------------------|----------------------------------------------------------|
| PDA  | decidable<br>[Sén05]<br>EXPTIME-hard<br>[KM02a]   | undecidable<br>[GH94]                 | ?<br>EXPTIME-hard<br>[KM02a, Srb02]                      |
| vPDA | in EXPTIME<br>EXPTIME-hard<br>[KM02a]             | in EXPTIME<br>EXPTIME-hard<br>[KM02a] | P-complete                                               |
| 1CA  | decidable [Jan00] PSPACE-hard                     | undecidable<br>[JMS99]                | decidable<br>[Jan00]<br>P-hard<br>[BGS92, Srb02]         |
| v1CA | PSPACE-complete                                   | PSPACE-complete                       | NL-complete                                              |
| BPA  | in 2-EXPTIME<br>[BCS95]<br>PSPACE-hard<br>[Srb02] | undecidable<br>[GH94]                 | in 2-EXPTIME<br>[BCS96, BCS95]<br>PSPACE-hard<br>[Srb02] |
| vBPA | in P<br>P-hard<br>[BGS92]                         | <b>in P</b><br>P-hard<br>[SJ05]       | P-complete                                               |

In fact, our results about EXPTIME-completeness for vPDA, PSPACE-completeness for v1CA and P-completeness for vBPA hold for all preorders and equivalences between

simulation preorder and bisimulation equivalence studied in the literature (like completed simulation, ready simulation and 2-nested simulation). The results confirm a general trend seen in the classical language theory of pushdown automata: a relatively minor restriction (from the practical point of view) of being able to distinguish call, return and internal actions often significantly improves the complexity of the studied problems and sometimes even changes undecidable problems into decidable ones, moreover with reasonable complexity bounds.

All the upper bounds proved in this article are matched by the corresponding lower bounds. Here the most interesting result is PSPACE-hardness of preorder/equivalence checking on v1CA for all relations between simulation preorder and bisimulation equivalence. As noted in Remark 3.8, this proof improves also a number of other complexity lower bounds for problems on standard one-counter nets and one-counter automata, which were previously known to be only DP-hard (DP-hardness is, likely, only a slightly stronger result than NP and co-NP hardness).

Finally, we have proved that for all the studied equivalences, the regularity problem is decidable in polynomial time, more precisely, P-complete for vPDA and vBPA and NL-complete for v1CA. Checking whether an infinite state process is equivalent to some regular one is a relevant question because many problems about such a process can be answered by verifying the equivalent finite state system and for finite state systems many efficient algorithms have been developed. A rather interesting observation is that preorder/equivalence checking on vBPA for preorders/equivalences between simulation and bisimilarity can be polynomially translated to verification problems on finite state systems. On the other hand, the class of vBPA processes is more expressive than the class of finite state processes and hence the question whether for a given vPDA (or v1CA) process there is some equivalent vBPA process is of a particular interest. Another open problem is whether the unbounded popping property for visibly pushdown automata can be generalized so that it characterizes regularity also on vPDA that can perform return actions even on the empty stack.

In the present article we did not consider any weak preorder/equivalences as nonobservable pushing and popping actions will immediately break the synchronization of the stacks of the processes and the visibility constraint would not be usable any more.

## Acknowledgement

I would like to thank Markus Lohrey for a discussion at ETAPS'06 and for a reference to PSPACE-completeness of the emptiness problem for alternating automata over a one-letter alphabet. My thanks go also to the anonymous referees of CSL'06 and LMCS for their useful comments and for suggesting the P-hardness proof of regularity checking for vBPA.

## References

- [AEM04] R. Alur, K. Etessami, and P. Madhusudan. A temporal logic of nested calls and returns. In Proceedings of the 10th International Conference on Tools and Algorithms for the Construction and Analysis of Systems (TACAS'04), volume 2988 of LNCS, pages 467–481. Springer-Verlag, 2004.
- [AFI01] L. Aceto, W. Fokkink, and A. Ingólfsdóttir. 2-nested simulation is not finitely equationally axiomatizable. In *Proceedings of the 18th Annual Symposium on Theoretical Aspects of Computer Science (STACS'01)*, volume 2010 of *LNCS*, pages 39–50. Springer-Verlag, 2001.

- [AKMV05] R. Alur, V. Kumar, P. Madhusudan, and M. Viswanathan. Congruences for visibly pushdown languages. In Proceedings of the 32nd International Colloquium on Automata, Languages and Programming (ICALP'05), volume 3580 of LNCS, pages 1102–1114. Springer-Verlag, 2005.
- [AM04] R. Alur and P. Madhusudan. Visibly pushdown languages. In *Proceedings of the 36th Annual ACM Symposium on Theory of Computing (STOC'04)*, pages 202–211. ACM Press, 2004.
- [BCS95] O. Burkart, D. Caucal, and B. Steffen. An elementary decision procedure for arbitrary contextfree processes. In Proceedings of the 20th International Symposium on Mathematical Foundations of Computer Science (MFCS'95), volume 969 of LNCS, pages 423–433. Springer-Verlag, 1995.
- [BCS96] O. Burkart, D. Caucal, and B. Steffen. Bisimulation collapse and the process taxonomy. In *Proceedings of the 7th International Conference on Concurrency Theory (CONCUR'96)*, volume 1119 of *LNCS*, pages 247–262. Springer-Verlag, 1996.
- [BEM97] A. Bouajjani, J. Esparza, and O. Maler. Reachability analysis of pushdown automata: Application to model-checking. In *Proceedings of the 8th International Conference on Concurrency Theory (CONCUR'97)*, volume 1243 of *LNCS*, pages 135–150. Springer-Verlag, 1997.
- [BGS92] J. Balcazar, J. Gabarro, and M. Santha. Deciding bisimilarity is P-complete. Formal Aspects of Computing, 4(6A):638-648, 1992.
- [BLS06] V. Bárány, Ch. Löding, and O. Serre. Regularity problems for visibly pushdown languages. In Proceedings of the 23rd Annual Symposioum on Theoretical Aspects of Computer Science (STACS'06), volume 3884 of LNCS, pages 420–431. Springer-Verlag, 2006.
- [Cau06] D. Caucal. Synchronization of pushdown automata. In Proceedings of 10th International Conference on Developments in Laguage Theory (DLT'06), volume 4036 of LNCS, pages 120–132. Springer-Verlag, 2006.
- [EHRS00] J. Esparza, D. Hansel, P. Rossmanith, and S. Schwoon. Efficient algorithms for model checking pushdown systems. In *Proceedings of the 12th International Conference on Computer Aided Verification (CAV'00)*, volume 1855 of *LNCS*, pages 232–247. Springer-Verlag, 2000.
- [FP01] D. Fisman and A. Pnueli. Beyond regular model checking. In Foundations of Software Technology and Theoretical Computer Science (FST&TCS'01), volume 2245 of LNCS, pages 156–170. Springer-Verlag, 2001.
- [GH94] J.F. Groote and H. Hüttel. Undecidable equivalences for basic process algebra. *Information and Computation*, 115(2):353–371, 1994.
- [GHR95] R. Greenlaw, H. J. Hoover, and W. L. Ruzzo. Limits to Parallel Computation: P-Completeness Theory. Oxford University Press, 1995.
- [Hol96] M. Holzer. On emptiness and counting for alternating finite automata. In Proceedings of the 2nd International Conference on Developments in Language Theory (DLT'95), pages 88–97. World Scientific, 1996.
- [Jan00] P. Jančar. Decidability of bisimilarity for one-counter processes. *Information and Computation*, 158(1):1–17, 2000.
- [JKMS04] P. Jančar, A. Kučera, F. Moller, and Z. Sawa. DP lower bounds for equivalence-checking and model-checking of one-counter automata. *Information and Computation*, 188(1):1–19, 2004.
- [JMS99] P. Jančar, F. Moller, and Z. Sawa. Simulation problems for one-counter machines. In Proceedings of the 26th Annual Conference on Current Trends in Theory and Practice of Informatics (SOFSEM'99), volume 1725 of LNCS, pages 404–413. Springer-Verlag, 1999.
- [JS07] P. Jančar and Z. Sawa. A note on emptiness for alternating finite automata with a one-letter alphabet. *Information Processing Letters*, 104(5):164–167, 2007.
- [JS08] P. Jančar and J. Srba. Undecidability of bisimilarity by defender's forcing. *Journal of the ACM*, 55(1):5:1–5:26, 2008.
- [KM02a] A. Kučera and R. Mayr. On the complexity of semantic equivalences for pushdown automata and BPA. In Proceedings of the 27th International Symposium on Mathematical Foundations of Computer Science (MFCS'02), volume 2420 of LNCS, pages 433–445. Springer-Verlag, 2002.
- [KM02b] A. Kučera and R. Mayr. On the complexity of semantic equivalences for pushdown automata and BPA. Technical Report FIMU-RS-2002-01, Faculty of Informatics, Masaryk University, 2002.
- [Koz83] D. Kozen. Results on the propositional  $\mu$ -calculus. Theoretical Computer Science, 27:333–354, 1983.

[LMS04] Ch. Löding, P. Madhusudan, and O. Serre. Visibly pushdown games. In Proceedings of the 24th International Conference on Foundations of Software Technology and Theoretical Computer Science (FSTTCS'04), volume 3328 of LNCS, pages 408–420. Springer-Verlag, 2004.

- [MW05] A. Murawski and I. Walukiewicz. Third-order idealized algol with iteration is decidable. In Proceedings of the 8th International Conference on Foundations of Software Science and Computation Structures (FOSSACS'05), volume 3441 of LNCS, pages 202–218, 2005.
- [NS07] D. Nowotka and J. Srba. Height-deterministic pushdown automata. In Proceedings of 32nd International Symposium on Mathematical Foundations of Computer Science (MFCS'07), volume 4708 of LNCS, pages 125–134. Springer-Verlag, 2007.
- [Pit05] C. Pitcher. Visibly pushdown expression effects for XML stream processing. In Proceedings of Programming Language Technologies for XML (PLAN-X), pages 5–19, 2005.
- [PT87] R. Paige and R. E. Tarjan. Three partition refinement algorithms. SIAM Journal of Computing, 16(6):973–989, December 1987.
- [Sén98] G. Sénizergues. Decidability of bisimulation equivalence for equational graphs of finite out-degree. In Proceedings of the 39th Annual Symposium on Foundations of Computer Science(FOCS'98), pages 120–129. IEEE Computer Society, 1998.
- [Sén01] G. Sénizergues. L(A)=L(B)? Decidability results from complete formal systems. Theoretical Computer Science, 251(1-2):1-166, 2001.
- [Sén02] G. Sénizergues. L(A)=L(B)? A simplified decidability proof. Theoretical Computer Science, 281(1-2):555-608, 2002.
- [Sén05] G. Sénizergues. The bisimulation problem for equational graphs of finite out-degree. SIAM Journal on Computing, 34(5):1025–1106, 2005.
- [Ser06] O. Serre. Parity games played on transition graphs of one-counter processes. In Proceedings of the 9th International Conference on Foundations of Software Science and Computation Structures (FOSSACS'06), volume 3921 of LNCS, pages 337–351. Springer-Verlag, 2006.
- [SJ05] Z. Sawa and P. Jančar. Behavioural equivalences on finite-state systems are PTIME-hard. Computing and Informatics, 24:513 528, 2005.
- [Srb01] J. Srba. On the power of labels in transition systems. In *Proceedings of the 12th International Conference on Concurrency Theory (CONCUR'01)*, volume 2154 of *LNCS*, pages 277–291. Springer-Verlag, 2001.
- [Srb02] J. Srba. Strong bisimilarity and regularity of basic process algebra is PSPACE-hard. In *Proceedings of the 29th International Colloquium on Automata, Languages and Programming (ICALP'02)*, volume 2380 of *LNCS*, pages 716–727. Springer-Verlag, 2002.
- [Ste67] R. E. Stearns. A regularity test for pushdown machines. *Information and Control*, 11(3):323–340, 1967.
- [Sti95] C. Stirling. Local model checking games. In Proceedings of the 6th International Conference on Concurrency Theory (CONCUR'95), volume 962 of LNCS, pages 1–11. Springer-Verlag, 1995.
- [Sti01] C. Stirling. Decidability of DPDA equivalence. Theoretical Computer Science, 255(1-2):1-31, 2001.
- [Tho93] W. Thomas. On the Ehrenfeucht-Fraïssé game in theoretical computer science (extended abstract). In *Proceedings of the 4th International Joint Conference CAAP/FASE*, Theory and Practice of Software Development (TAPSOFT'93), volume 668 of LNCS, pages 559–568. Springer-Verlag, 1993.
- [Val75] L.G. Valiant. Regularity and related problems for deterministic pushdown automata. *Journal of the ACM*, 22(1):1–10, 1975.
- [vG90a] R.J. van Glabbeek. Comparative Concurrency Semantics and Refinement of Actions. PhD thesis, CWI/Vrije Universiteit, 1990.
- [vG90b] R.J. van Glabbeek. The linear time—branching time spectrum. In Proceedings of the 1st Internatinal Conference on Theories of Concurrency: Unification and Extension (CONCUR'90), volume 458 of LNCS, pages 278–297. Springer-Verlag, 1990.
- [Wal01] I. Walukiewicz. Pushdown processes: Games and model-checking. *Information and Computation*, 164(2):234–263, 2001.